Technical Chief of Staff for ASIC Engineering
6 days ago
Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs' Intelligent Connectivity Platform integrates CXL, Ethernet, PCIe, and UALink semiconductor-based technologies with the company's COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. Discover more at
Role Summary
We are seeking a technically strong Chief of Staff to the Head of Engineering who will also lead Engineering Program Management across Silicon Engineering. This role is a force-multiplier for Engineering leadership — driving org scale, decision velocity, and execution rigor. The ideal candidate brings deep technical fluency, structured problem-solving, and the ability to drive outcomes through influence rather than hierarchy. The role is fully in person in San Jose.
Responsibilities — What You Will Own
1) Chief of Staff to Head of Engineering
• Drive operational cadence: engineering all hands, staff meetings, agenda/material prep, tech talks, university engagements, action follow-through, and leadership syncs.
• Frame and resolve high-leverage decisions — proactively surface blockers (technical, operational, organizational) before they escalate.
• Manage escalations and organizational friction — diagnose root causes, coordinate resolution paths, and ensure durable fixes.
• Partner cross-functionally with Hardware, Product, and Quality teams to ensure clarity of communication, alignment on priorities, and disciplined follow-through on decisions.
• Support org design, headcount planning, and hiring prioritization for engineering teams.
• Maintain alignment across functions through clear messaging and communication, validate exitance and validation of processes
• Navigate org dynamics, build trust, and constructively challenge assumptions; maintain psychological safety.
• Support the head of engineering with administrative and org related activities
2) Lead ASIC Tape out Management (Silicon Programs)
• Status management — collect and track status across functions contributing to ASIC tapeouts.
• Milestone tracking — maintain methodology checklists and boundary agreements to ensure schedule adherence.
• IP and vendor tracking — own visibility into IP deliveries, version inventory, vendor issues, and escalation loops.
• Quality & documentation — monitor quality KPIs, ensure engineering documentation completeness.
• Requirements tracking — ensure PRDs/features are captured, tracked, baselined.
• Resource monitoring — track compute, hardware, storage consumption and thresholds.
• Internal reporting — generate status reporting for Silicon Engineering leadership.
3) Influence Without Authority
• Drive cross-engineering outcomes through credibility, clarity, and follow-through — not hierarchy.
• Create order in ambiguous spaces; shape scope where it is undefined.
Qualifications
• years in semiconductor/SoC/ASIC or adjacent high-complexity engineering environment (e.g., CPU/IP/System companies).
• Proven success in Chief of Staff, Staff Program Manager, TPM Director, or similar technical leadership-enablement role.
• Strong technical acumen — able to understand engineering trade-offs and make decisions with limited information, challenge assumptions, and earn credibility with senior ICs.
• Demonstrated experience running program cadence for complex silicon programs (tapeout, IP integration, etc.).
• Proven ability to organize complex workflows and drive consistent follow-through.
• High EQ and organizational awareness; can navigate tension and align diverse viewpoints.
• Exceptional written/verbal communication, structured thinking, and execution discipline.
• Prior experience in leading RTL2GDSII chip design is a huge plus.
What Success Looks Like
• Engineering leadership spends more time on strategic and technical decisions, less on coordination.
• Milestones hit with fewer escalations and clearer accountability.
• Status, risks, and decisions are crisp — never ad hoc or late.
• Teams feel supported, not policed — trust increases, friction decreases without compromising on accountability .
• Ambiguity decreases over time as clarity and execution rhythm scale with the org.
Salary range is $216,000 to $300,000 depending on experience, level, and business need. This role may be eligible for discretionary bonus, incentives and benefits.
We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.
-
ASIC Engineering Technical Leader
5 days ago
San Jose, California, United States Cisco Full time $120,000 - $200,000 per yearThe application window is expected to close on: October 21, 2025Job posting may be removed earlier if the position is filled or if a sufficient number of applications are received.This role requires being onsite in San Jose, CA 4+ days/week.Meet the TeamJoin the Cisco Silicon One team in developing a unified silicon architecture for web scale and service...
-
ASIC Design Engineer
6 days ago
San Jose, California, United States Randstad USA Full time $120,000 - $200,000 per yearJob SummaryWork with an industry first leader in network building as a ASIC Design Engineer in San Jose, CA. This is a growing company that is offering a direct hire opportunity for a critical role on their team. In this role you will bridge the gap between clients and internal team members regarding their systems design needs. Ideal candidates will have...
-
Principal ASIC Design Engineer
6 days ago
San Jose, California, United States CyberCoders Full time $180,000 - $240,000 per yearJob Title:Principal ASIC Design Engineer - RTL, PCIe, CXLJob Location:San Jose, CACompensation:$180K - $240K base Depending on experience plus stock optionsRequirements:RTL Design, ASIC Design, Microarchitecture, PCIe, CXLWe were founded in 2020 by a team of veterans in Silicon Valley, and our mission is to accelerate AI computing in data centers and HPC by...
-
Senior Custom ASIC Engineering Lead
2 days ago
San Jose, California, United States Broadcom Full time $141,300 - $226,000Please Note:1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)2. If you already have a Candidate Account, please Sign-In before you apply.Job Description:Are you a versatile, senior engineer capable of leading external and internal cross-functional teams in areas such as...
-
Senior Technical Staff Engineer
4 days ago
San Jose, California, United States Microchip Technology Inc. Full time $88,000 - $232,000 per yearAre you looking for a unique opportunity to be a part of something great? Want to join a 20,000-member team that works on the technology that powers the world around us? Looking for an atmosphere of trust, empowerment, respect, diversity, and communication? How about an opportunity to own a piece of a multi-billion dollar (with a B) global organization? We...
-
Staff Engineer
2 days ago
San Jose, California, United States Nokia Full time $120,000 - $180,000 per yearJob DescriptionWe are seeking an ASIC Verification Engineer with a solid ASIC/FPGA verification test strategy & development and debugging skills."TheNetwork Infrastructuregroup is at the heart of a revolution to connectivity, pushing the boundaries to deliver more and faster network capacity to people worldwide through our ambition, innovation, and technical...
-
ASIC Power Engineer
4 days ago
San Diego, California, United States Apple Full time $120,000 - $200,000 per yearWe are seeking an ASIC Power Engineer to drive SoC power simulation, analysis and optimization for next-generation wireless SOC products. This role requires deep technical expertise in power estimation and a passion for developing highly power-efficient SoCs that enable breakthrough wireless experience.DescriptionIn this highly visible role, you will be...
-
ASIC RTL Design Technical Lead
6 days ago
San Jose, California, United States Advanced Micro Devices, Inc Full time $200,000 - $250,000 per yearOverview:WHAT YOU DO AT AMD CHANGES EVERYTHINGAt AMD, our mission is to build great products that accelerate next-generation computing experiences – from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to...
-
Director, SoC/ASIC Integration
6 days ago
San Jose, California, United States Ayar Labs Full time $220,000 - $275,000 per yearDirector of SoC / ASIC Integration Ayar Labs is seeking a Director of SoC / ASIC integration to develop and tape out the next generation of electronic-photonic integrated chips. The candidate will be responsible for leading the ASIC integration team, performing design integration, physical design, and tapeouts of ICs containing custom analog, photonic, and...
-
Chief of Staff
6 days ago
San Jose, California, United States Epic for Kids Full time $120,000 - $200,000 per yearAbout Epic:Epic is the leading digital reading platform for kids, used by millions of children, families, and educators around the world. With a vast library of high-quality books and learning resources, we empower students to explore their interests, build literacy skills, and develop a lifelong love of reading. As we look to the future, Epic is reimagining...