Principal ASIC Design Engineer
6 days ago
Job Title:
Principal ASIC Design Engineer - RTL, PCIe, CXL
Job Location:
San Jose, CA
Compensation:
$180K - $240K base Depending on experience plus stock options
Requirements:
RTL Design, ASIC Design, Microarchitecture, PCIe, CXL
We were founded in 2020 by a team of veterans in Silicon Valley, and our mission is to accelerate AI computing in data centers and HPC by introducing high-performance, power efficient, scalable and cost-effective interconnect solutions. AI computing and data center architectures are undergoing a fundamental transformation of disaggregation and composability, driven by the enablement of CXL (Computing Express Link) technology.
We are working on a CXL/PCIe-based chip for cloud computing applications. We're expanding our team and looking to add two Principal ASIC Design Engineers.
Top Reasons to Work with Us
- Competitive Compensation ($180K - $240K base Depending on Experience)
- Comprehensive Benefits package including stock options
- The chance to join a small start-up tackling challenging problems with huge upside potential
What You Will Be Doing
- Participate in architecture definition and modeling.
- Contribute to micro-architecture specification and reviews.
- Review industry standard specs and ensure IPs are kept up to date for compliance.
- Define design partitioning for efficient IP/sub-system/full chip implementation.
- Review and provide feedback on verification plans and methodology.
- Drive block/chip/system level development and execution.
- Work with Hard IP designers, verification, validation, Firmware engineers, and architects to produce thoroughly verified, robust IP.
- Actively participate in post-silicon bring-up, validation and compliance testing.
What You Need for this Position
Preferred
Must have a Bachelor's (Master's or Ph.D. preferred) in Computer Science, Electrical Engineering, Computer Engineering, or similar with years of experience:
- years of experience in logic design using Verilog/System Verilog
- Very strong domain knowledge about PCIe/CXL
- Proven track record of taking several chips in from product definition to production.
- Experience in complex ASIC design.
- Good understanding of ASIC design and verification methodologies and flows.
- Architecture/Micro-architecture definition
- Design partitioning and Hard IP interactions
- Multiple async clock domain designs
- Design for test
- Clock/Reset
- Power-aware
- Excellent understanding of Synthesis, STA, CDC, Lint, LEC
- Very familiar with the peripheral protocols such as UART, I2C, SPI Flash
- Proficient in Perl scripting
So, if you are a Principal ASIC Design Engineer with PCIe and/or CXL experience, please apply today or send an updated copy of your resume to
for immediate consideration
Email Your Resume In Word To
Looking forward to receiving your resume through our website and going over the position with you. Clicking apply is the best way to apply, but you may also:
- Please do NOT change the email subject line in any way. You must keep the JobID: linkedin : MV in the email subject line for your application to be considered.***
Mike Vandenbergh - Lead Recruiter
For this position, you must be currently authorized to work in the United States without the need for sponsorship for a non-immigrant visa.
CyberCoders will consider for Employment in the City of Los Angeles qualified Applicants with Criminal Histories in a manner consistent with the requirements of the Los Angeles Fair Chance Initiative for Hiring (Ban the Box) Ordinance.
This job was first posted by CyberCoders on 07/19/2023 and applications will be accepted on an ongoing basis until the position is filled or closed.
CyberCoders is proud to be an Equal Opportunity Employer
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, age, sexual orientation, gender identity or expression, national origin, ancestry, citizenship, genetic information, registered domestic partner status, marital status, status as a crime victim, disability, protected veteran status, or any other characteristic protected by law. CyberCoders will consider qualified applicants with criminal histories in a manner consistent with the requirements of applicable state and local law, including but not limited to the Los Angeles County Fair Chance Ordinance, the San Francisco Fair Chance Ordinance, and the California Fair Chance Act. CyberCoders is committed to working with and providing reasonable accommodation to individuals with physical and mental disabilities. Individuals needing special assistance or an accommodation while seeking employment can contact a member of our Human Resources team at to make arrangements.
-
ASIC Design Engineer
6 days ago
San Jose, California, United States Randstad USA Full time $120,000 - $200,000 per yearJob SummaryWork with an industry first leader in network building as a ASIC Design Engineer in San Jose, CA. This is a growing company that is offering a direct hire opportunity for a critical role on their team. In this role you will bridge the gap between clients and internal team members regarding their systems design needs. Ideal candidates will have...
-
Director, SoC/ASIC Integration
6 days ago
San Jose, California, United States Ayar Labs Full time $220,000 - $275,000 per yearDirector of SoC / ASIC Integration Ayar Labs is seeking a Director of SoC / ASIC integration to develop and tape out the next generation of electronic-photonic integrated chips. The candidate will be responsible for leading the ASIC integration team, performing design integration, physical design, and tapeouts of ICs containing custom analog, photonic, and...
-
STA ASIC Design Engineer
1 day ago
San Jose, California, United States AMD Full time $100,000 - $200,000 per yearWHAT YOU DO AT AMD CHANGES EVERYTHINGAt AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create...
-
ASIC Design Verification Engineer
5 days ago
San Diego, California, United States Qualcomm Full time $115,000 - $173,400 per yearCompanyQualcomm Technologies, Inc.Job AreaEngineering Group, Engineering Group > ASICS EngineeringGeneral SummaryAs a leading technology innovator, Qualcomm pushes the boundaries to enable next generation experiences and drives digital transformation to help create a smarter, connected future for all. As a Qualcomm Design Verification Hardware Engineer, you...
-
ASIC Engineering Technical Leader
4 days ago
San Jose, California, United States Cisco Full time $120,000 - $200,000 per yearThe application window is expected to close on: October 21, 2025Job posting may be removed earlier if the position is filled or if a sufficient number of applications are received.This role requires being onsite in San Jose, CA 4+ days/week.Meet the TeamJoin the Cisco Silicon One team in developing a unified silicon architecture for web scale and service...
-
Senior Custom ASIC Engineering Lead
2 days ago
San Jose, California, United States Broadcom Full time $141,300 - $226,000Please Note:1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)2. If you already have a Candidate Account, please Sign-In before you apply.Job Description:Are you a versatile, senior engineer capable of leading external and internal cross-functional teams in areas such as...
-
Design Engineer
1 day ago
San Jose, California, United States Infobahn Softworld Inc Full time $120,000 - $180,000 per yearJob Title: Senior ASIC/RTL Design EngineerWork Location: San Jose, CATop Skills: RTL coding, TCL coding, Python coding, understanding of different CAD tools (synthesis, lint, CDC, RDC, PrimeTime).EXPERIENCE AND EDUCATION:SoC Design.Knowledge AND hand-on experience from industry ASIC design flow including RTL coding, IP Integration, debugging/verification,...
-
Principal RTL Design Engineer
4 days ago
San Diego, California, United States Qualcomm Full time $192,000 - $288,000 per yearCompany:Qualcomm Technologies, Inc.Job Area:Engineering Group, Engineering Group > ASICS EngineeringGeneral Summary:Role:As a Design Engineer, you'll play a critical role in shaping cutting-edge digital designs. Your responsibilities will include:Micro-Architecture: Designing micro-architecture for both simple and complex digital, interface blocks.RTL...
-
Principal Eng
2 days ago
San Jose, California, United States Alchip Technologies Full time $150,000 - $250,000 per yearCompany DescriptionAlchip Technologies Ltd., founded in 2003 and headquartered in Taipei, Taiwan, is a global leader in silicon design and production services for complex, high-volume ASICs and SoCs. The company specializes in advanced process nodes and packaging solutions for AI and HPC markets. Alchip is renowned for its expertise in high-performance ASIC...
-
San Diego, California, United States Qualcomm Full time $140,000 - $210,000Company:Qualcomm Technologies, Inc.Job Area:Engineering Group, Engineering Group > ASICS EngineeringGeneral Summary:Applicants selected will be subject to a government security investigation and must meet eligibility requirements for access to classified information.** Must be a U.S. citizen and eligible to receive a U.S. Government security clearance **We...