STA ASIC Design Engineer
3 days ago
WHAT YOU DO AT AMD CHANGES EVERYTHING
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you'll discover the real differentiator is our culture. We push the limits of innovation to solve the world's most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond.
Together, we advance your career.
The Role
AMD is looking for an ASIC Design STA engineer to contribute to the development of large SoCs, featuring multiple physical blocks and over 300 clock domains. The candidate's responsibilities will include building and verifying timing constraints for intricate SoC designs. This role demands a combination of SDC expertise, EDA tool proficiency, and TCL-based scripting abilities. The candidate should possess extensive experience in SDC development and debugging, be familiar with enhancing various RTL quality metrics for complex, hierarchical designs, and be able to automate these processes for increased efficiency. Proficiency in both front-end (RTL) processes and back-end (Synthesis and P&R) processes is preferred.
THE PERSON:
High energy candidates with strong written and verbal communication skills, and structured, well-organized work habits will be successful. Team and goal oriented are essential.
KEY RESPONSIBILITIES:
- Responsible for the development of complex multi-mode / multi-corner timing constraints that are compatible for RTL and signoff
- Lead the effort to maintain RTL quality metrics in complex, hierarchical designs, while automating the process for increased efficiency.
- Implement the pre-route timing checks and QoR clean up to eliminate timing constraints issues and ensure a quality handoff for STA checks.
- collaborate with CAD on the development of pre-production synthesis (Design Compiler) and STA (Primetime) work flows.
- Require a blend of SDC expertise, proficiency in EDA tools, and Tcl based scripting abilities (in both EDA environment and standalone Linux Tcl shell scripts)
PREFERRED EXPERIENCE:
- Worked with EDA tools that enable RTL quality checks
- Hands on experience in building the timing constraints for IPs, blocks and Full-chip implementation in both flat/hierarchical flows.
- Experience with analyzing the timing reports and identifying both the design and constraints related issues.
- Ability to multitask, grasp new flows/tools/ideas.
- Experience in improving the methodologies.
- Preferred EDA tool experience: Synopsys Design Compiler/Primetime, Spyglass, Fishtail etc.
- Prior experience developing complex TCL scripts in Synopsys Design Compiler (DC) and PrimeTime (PT)
- Writing custom TCL QC and QoR checks using DC/PT object attributes queries and filters
- Strong analytical and problem-solving skills
ACADEMIC CREDENTIALS:
- Bachelors or Masters degree in computer engineering/Electrical Engineering
LOCATION:
San Jose, CA
Benefits offered are described:
AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants' needs under the respective laws throughout all stages of the recruitment and selection process.
-
Principal ASIC Design Engineer
7 days ago
San Jose, California, United States CyberCoders Full time $180,000 - $240,000 per yearJob Title:Principal ASIC Design Engineer - RTL, PCIe, CXLJob Location:San Jose, CACompensation:$180K - $240K base Depending on experience plus stock optionsRequirements:RTL Design, ASIC Design, Microarchitecture, PCIe, CXLWe were founded in 2020 by a team of veterans in Silicon Valley, and our mission is to accelerate AI computing in data centers and HPC by...
-
STA Engineer
5 days ago
San Jose, California, United States Broadcom Full time $120,000 - $192,000Please Note:1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)2. If you already have a Candidate Account, please Sign-In before you apply.Job Description:Broadcom is looking for a senior level STA engineer. In this highly visible role, you will be contributing to highly...
-
Senior Custom ASIC Engineering Lead
3 days ago
San Jose, California, United States Broadcom Full time $141,300 - $226,000Please Note:1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)2. If you already have a Candidate Account, please Sign-In before you apply.Job Description:Are you a versatile, senior engineer capable of leading external and internal cross-functional teams in areas such as...
-
ASIC Design Engineer
7 days ago
San Jose, California, United States Randstad USA Full time $120,000 - $200,000 per yearJob SummaryWork with an industry first leader in network building as a ASIC Design Engineer in San Jose, CA. This is a growing company that is offering a direct hire opportunity for a critical role on their team. In this role you will bridge the gap between clients and internal team members regarding their systems design needs. Ideal candidates will have...
-
HW SOC/ASIC Physical Design Engineer, Senior
7 days ago
San Diego, California, United States Qualcomm Full time $115,000 - $173,400 per yearCompany:Qualcomm Technologies, Inc.Job Area:Engineering Group, Engineering Group > ASICS EngineeringGeneral Summary:We are seeking a highly skilled and motivated Physical Design Engineer to join our team. The ideal candidate will have hands-on experience in RTL-to-GDSII flow, with a strong focus on Floor-planning, Clock Tree Synthesis, Place-n-Route (PnR),...
-
ASIC Engineer Sr Staff
14 hours ago
San Jose, California, United States Hewlett Packard Enterprise Full timeASIC Engineer Sr StaffThis role has been designed as 'Hybrid' with an expectation that you will work on average 2 days per week from an HPE office Who We Are: Hewlett Packard Enterprise is the global edge-to-cloud company advancing the way people live and work. We help companies connect, protect, analyze, and act on their data and applications wherever they...
-
ASIC Engineering Technical Leader
5 days ago
San Jose, California, United States Cisco Full time $120,000 - $200,000 per yearThe application window is expected to close on: October 21, 2025Job posting may be removed earlier if the position is filled or if a sufficient number of applications are received.This role requires being onsite in San Jose, CA 4+ days/week.Meet the TeamJoin the Cisco Silicon One team in developing a unified silicon architecture for web scale and service...
-
San Diego, California, United States Qualcomm Full time $140,000 - $210,000Company:Qualcomm Technologies, Inc.Job Area:Engineering Group, Engineering Group > ASICS EngineeringGeneral Summary:Applicants selected will be subject to a government security investigation and must meet eligibility requirements for access to classified information.** Must be a U.S. citizen and eligible to receive a U.S. Government security clearance **We...
-
Director, SoC/ASIC Integration
7 days ago
San Jose, California, United States Ayar Labs Full time $220,000 - $275,000 per yearDirector of SoC / ASIC Integration Ayar Labs is seeking a Director of SoC / ASIC integration to develop and tape out the next generation of electronic-photonic integrated chips. The candidate will be responsible for leading the ASIC integration team, performing design integration, physical design, and tapeouts of ICs containing custom analog, photonic, and...
-
ASIC RTL Design Technical Lead
7 days ago
San Jose, California, United States Advanced Micro Devices, Inc Full time $200,000 - $250,000 per yearOverview:WHAT YOU DO AT AMD CHANGES EVERYTHINGAt AMD, our mission is to build great products that accelerate next-generation computing experiences – from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to...