Design Verification Engineer
1 week ago
Join to apply for the Design Verification Engineer role at Eridu AIJoin to apply for the Design Verification Engineer role at Eridu AIGet AI-powered advice on this job and more exclusive features.This range is provided by Eridu AI. Your actual pay will be based on your skills and experience — talk with your recruiter to learn more.Base pay range$190,000.00/yr - $265,000.00/yrEridu AI is a Silicon Valley-based hardware startup pioneering infrastructure solutions that accelerate training and inference for large-scale AI models. Today’s AI performance is frequently limited by system-level bottlenecks. Eridu AI delivers multiple industry-first innovations across semiconductors, software, and systems to unlock greater GPU utilization, reduce capital and power costs, and maximize data center efficiency. The company’s solutions and value proposition have been validated by several leading hyperscalers.The company is led by a veteran team of Silicon Valley executives and engineers with decades of experience in state-of-the-art semiconductors, optics, software, and systems, including serial entrepreneur Drew Perkins, co-founder of Infinera (NASDAQ: INFN), Lightera (acq. by Ciena), Gainspeed (acq. by Nokia) and Mojo Vision (World’s leading micro-LED company and developer of the first augmented reality contact lens).Key ResponsibilitiesSpecialized Verification Strategy: Develop verification infrastructure and test cases for ASICs in the area of network fabrics, leveraging your extensive experience in networking.Technical Expertise in ASIC Verification: Provide technical leadership in the verification of complex ASIC designs, ensuring compliance with industry standards and project specifications Gate & Timing simulations: collaborate with the team to execute comprehensive gate-level simulations, including timing and power analysis, to validate the ASIC design before tape-out.RTL Coverage Analysis: deliver detailed coverage metrics to assess the thoroughness of the test suite. Offer actionable feedback to design engineers, focusing on identifying gaps and suggesting enhancements to elevate test effectiveness and broaden coverage scope.Quality Assurance and Process Optimization: Uphold the highest standards of verification quality. Initiate and implement process improvements for increased efficiency and effectiveness.QualificationsME/BE in Electrical Engineering, Computer Engineering, or related field.Experience: A MINIMUM of 8-15 years in ASIC verification in the area of data center networking.Verification Skills: Expertise in Hardware Verification and Hardware Verification Methodology (e.g., System Verilog, OVM/VMM/UVM) with a strong understanding of ASIC Design and Verification flow. Experience with functional coverage, gate/timing/power simulations, constrained random verification and test-plan documentation is required.Technical Skills: Python/Perl/Tcl experience, strong problem solving and debugging skill is a plus.Domain Knowledge: Prior experience with Ethernet and PCIe Protocols, Serial and Parallel VIP verification modes and High speed Serdes is a strong plus.Communication Skills: Exceptional communication abilities, capable of effectively coordinating, and articulating complex technical issues in a clear manner.Why Join Us?At Eridu AI, you’ll have the opportunity to shape the future of AI infrastructure, working with a world-class team on groundbreaking technology that pushes the boundaries of AI performance. Your contributions will directly impact the next generation of AI networking solutions, transforming data center capabilities.The starting base salary for the selected candidate will be established based on their relevant skills, experience, qualifications, work location, market trends, and the compensation of employees in comparable roles.Seniority levelSeniority levelMid-Senior levelEmployment typeEmployment typeFull-timeJob functionIndustriesSemiconductor Manufacturing and Computer Hardware ManufacturingReferrals increase your chances of interviewing at Eridu AI by 2xInferred from the description for this jobMedical insuranceVision insurance401(k)Get notified when a new job is posted.Sign in to set job alerts for “Design Verification Engineer” roles.San Jose, CA $150,000.00-$230,000.00 1 week agoSunnyvale, CA $114,000.00-$166,000.00 2 days agoSan Jose, CA $136,000.00-$204,000.00 1 week agoSanta Clara, CA $108,000.00-$212,750.00 2 days agoSunnyvale, CA $114,000.00-$166,000.00 3 weeks agoSan Jose, CA $175,000.00-$225,000.00 1 week agoSan Jose, CA $180,000.00-$240,000.00 1 week agoSanta Clara, CA $108,000.00-$212,750.00 2 days agoSan Jose, CA $160,000.00-$240,000.00 1 week agoSanta Clara, CA $96,000.00-$184,000.00 1 day agoSanta Clara, CA $97,700.00-$182,624.00 6 days agoSunnyvale, CA $142,000.00-$203,000.00 1 day agoPhysical Design and Verification EngineerSunnyvale, CA $173,000.00-$249,000.00 3 days agoSan Jose, CA $130,000.00-$192,000.00 1 week agoWe’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI. #J-18808-Ljbffr
-
Design Verification Engineer
5 days ago
San Francisco, CA, United States Eximietas Design Full timeEximietas Design is a leading technology consulting and solutions development firm specializing in VLSI, Cloud Computing, Cyber Security, and AI/ML. Our engineering leadership team brings decades of experience from top-tier semiconductor and technology companies. With a deep commitment to innovation and excellence, we deliver cuttingedge solutions that help...
-
Design Verification Engineer
2 weeks ago
San Francisco, United States EDA CAREERS, (Technology Futures Inc). Full timeGet AI-powered advice on this job and more exclusive features.Direct message the job poster from EDA CAREERS, (Technology Futures Inc).President at EDA-CAREERS and TECHNOLOGY FUTURES Inc.YOU MUST HAVE WORKING KNOWLEDGE OF EDA tools and Semiconductors!PLEASE HAVE EDA/SEMICONDUCTOR EXPERIENCE WHEN APPLYING!My client is a promising, innovative, well-funded...
-
Design Verification Engineer
4 weeks ago
San Francisco, United States Kasmo Global Full timeTitle : Design Verification Engineer Location : San Jose, C s a Design Verification Engineer, you will contribute to the functional verification of GPU Subsystems such as Shader, Texture, and Memory Systems. Responsibilities Triage regression failures and make testbench updates Debug functional errors in RTL model using simulation and debug tools. Maintain...
-
Design Verification Engineer
1 week ago
San Francisco, CA, United States Kasmo Global Full timeTitle : Design Verification Engineer Location : San Jose, C s a Design Verification Engineer, you will contribute to the functional verification of GPU Subsystems such as Shader, Texture, and Memory Systems. Responsibilities Triage regression failures and make testbench updates Debug functional errors in RTL model using simulation and debug...
-
Design Verification Engineer
2 weeks ago
San Francisco, United States Apple Inc. Full timeSan Francisco Bay Area, California, United States Hardware At Apple, we work every single day to craft products that enrich people’s lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer! As a member of our wide-ranging group, you will...
-
Design Verification Engineering
2 weeks ago
San Francisco, CA, United States Eridu AI Full timeJoin to apply for the Design Verification Engineer role at Eridu AI Join to apply for the Design Verification Engineer role at Eridu AI Get AI-powered advice on this job and more exclusive features. This range is provided by Eridu AI. Eridu AI is a Silicon Valley-based hardware startup pioneering infrastructure solutions that accelerate training...
-
Design Verification Engineering
1 week ago
San Francisco, CA, United States Amazon Full timeAs a Design Verification (DV) Engineer, you will be part of an advanced architecture team that is exploring new hardware designs to improve our devices. You will participate in the design verification and bring‑up of such blocks by writing relevant assertions, debugging code, test benches, test harnesses, and otherwise interacting with the extended team. ...
-
Design Verification Engineer
2 weeks ago
San Francisco, United States Incube Consulting Ltd Full timeWe are seeking a highly skilled Design Verification Engineer to join our advanced semiconductor design team in the Bay Area. The ideal candidate will have a strong background in SystemVerilog, UVM, and C/C++ programming, and be capable of driving complex verification tasks independently. This is an exciting opportunity to work on next-generation SoC and IP...
-
Design Verification Engineer
4 weeks ago
San Francisco, United States Apple Full timeRole Number: 200627018-3401 Summary At Apple, we work every single day to craft products that enrich people’s lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer! As a member of our wide-ranging group, you will have the rare and...
-
Design Verification Engineer
4 days ago
San Francisco, United States Apple Full time**Role Number:** 200627151-3401 **Summary** At Apple, we work every single day to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer! As a member of our wide-ranging group, you will have the rare...