HW SOC/ASIC Physical Design Engineer, Senior
1 week ago
Company:Qualcomm Technologies, Inc.Job Area:Engineering Group, Engineering Group > ASICS EngineeringGeneral Summary:Applicants selected will be subject to a government security investigation and must meet eligibility requirements for access to classified information.** Must be a U.S. citizen and eligible to receive a U.S. Government security clearance **We are seeking a highly skilled and motivated Physical Design Engineer to join our team. The ideal candidate will have hands-on experience in RTL-to-GDSII flow, with a strong focus on Floor-planning, Clock Tree Synthesis, Place-n-Route (PnR), DRC and Timing closure. This role involves architecting and implementing robust, low-skew, power-efficient clock distribution networks tailored for a complex design to meet performance, power, and area goals. This role requires full-time onsite work in San Diego, CA (5 days per week). Minimum Qualifications:• Bachelor's degree in Science, Engineering, or related field and 2+ years of ASIC design, verification, validation, integration, or related work experience. ORMaster's degree in Science, Engineering, or related field and 1+ year of ASIC design, verification, validation, integration, or related work experience. ORPhD in Science, Engineering, or related field.Key Responsibilities:Execute floorplanning, placement, clock tree synthesis (CTS), and routing using industry-standard tools (e.g., Innovus, ICC2).Drive timing closure across multiple corners and modes using static timing analysis (STA) tools (e.g., PrimeTime).Collaborate with RTL designers to resolve timing, congestion, and DRC issues.Optimize design for power, performance, and area (PPA).Conduct formal equivalence checks between RTL and netlist.Support physical verification including DRC, LVS, and antenna checks.Work closely with backend teams for tapeout preparation and signoff.Excellent scripting skills (TCL, Python, Perl) for reference flow automation.Execute full-chip and block-level physical verification including DRC, LVS, ERC, antenna, and density checks using industry-standard tools (e.g., Calibre, Pegasus, ICV).Customize and optimize reference physical verification flows to align with project needs and foundry requirements.Perform GDS-to-GDS comparisons to validate ECO changes, ensure layout integrity, and support tapeout readiness.Debug and resolve physical verification violations, working closely with layout, design, and CAD teams.Collaborate with foundries to ensure compliance with latest design rule manuals (DRMs) and tapeout checklists.Support signoff verification, including multi-corner/multi-mode analysis and ECO validation.Develop and maintain automation scripts for verification flows, reporting, and regression testing.Interface with EDA vendors to resolve tool issues and improve flow robustness.Participate in design reviews, providing feedback on layout quality, rule compliance, and manufacturability.Ensure timely delivery of clean GDSII for tapeout, with full verification signoff.Perform full-chip and block-level static timing analysis (STA) using industry-standard tools (e.g., Synopsys PrimeTime, Cadence Tempus).Develop, validate, and maintain timing constraints (SDC) for multiple modes and corners.Collaborate with RTL, synthesis, and physical design teams to ensure timing-aware design practices.Debug and resolve setup, hold, and transition violations across various PVT corners.Drive timing closure through iterative optimization and ECO implementation.Customize and enhance timing analysis flows to improve accuracy, efficiency, and scalability.Analyze clock tree timing, including skew, latency, and jitter impacts.Support signoff timing verification, including cross-domain timing and false/multicycle path handling.Interface with EDA vendors to resolve tool issues and improve flow robustness.Participate in design reviews, providing insights on timing risks and mitigation strategies.Define and implement low-power architecture using CLP methodology across RTL and physical design stages.Develop and maintain power intent files (UPF/CPF) and ensure alignment with design specifications.Customize and optimize low-power reference flows to meet project-specific requirements.Collaborate with RTL, synthesis, and physical design teams to integrate power-aware features such as power gating, retention, isolation, and level shifting.Perform power-aware static checks, simulation, and formal verification to validate power intent.Debug and resolve issues related to power domain crossings, voltage islands, and power sequencing.Support signoff verification including power-aware LVS/DRC, STA, and EM/IR analysis.Interface with EDA vendors to resolve tool issues and improve low-power flow robustness.Participate in design reviews, providing insights on power architecture, risks, and mitigation strategies.Ensure compliance with foundry low-power guidelines and contribute to successful tapeout.Qualifications:Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related field.3+ years of experience in physical design, with a focus on clock tree design and implementation.Strong understanding of digital timing concepts, clock domain crossing, and synchronous/asynchronous design.Proficiency with EDA tools for CTS, STA, and physical verification (e.g., ICC2, Innovus, PrimeTime).Experience with advanced nodes (e.g., 7nm, 5nm, 3nm) and FinFET technologies.Solid scripting skills (TCL, Python, Perl) for flow automation and data analysis.Familiarity with low-power design techniques, including clock gating and multi-voltage domains.Preferred Skills:Experience with custom clock tree architectures such as H-tree, mesh, or spine-based topologies.Knowledge of EM/IR analysis, thermal-aware clocking, and reliability modeling.Exposure to high-speed interface clocking (e.g., SerDes, DDR, PCIe).Understanding of package-level clock planning and signal integrity. Principal Duties & Responsibilities:• Applies ASIC knowledge and experience to define, model, design (digital and/or analog), optimize, verify, validate, implement, and document IP (block/SoC) development for a variety of high performance, high quality, low power products.• Creates architectures, circuit specifications, logic designs, and/or system simulations based on system-level requirements.• Collaborates across teams (e.g., software architecture, hardware architecture) to develop and execute an implementation strategy that meets system requirements and customer needs.• Evaluates all aspects of process flow from high-level design to synthesis, place and route, timing and power use, and verification or similarly for custom circuit design/layout flow.• Utilizes tools/applications (e.g., RTL to GDS Flow, Virtuoso) to execute and enable architecture and design of an individual block/SoC or IC Package.• Writes detailed technical documentation for EDA/IP/ASIC projects.Level of Responsibility:• Works independently with minimal supervision.• Decision-making may affect work beyond immediate work group.• Requires verbal and written communication skills to convey information. May require basic negotiation, influence, tact, etc. • Has a moderate amount of influence over key organizational decisions (e.g., is consulted by senior leadership to make key decisions).• Tasks require multiple steps which can be performed in various orders; some planning, problem-solving, and prioritization must occur to complete the tasks effectively. Qualcomm is an equal opportunity employer. If you are an individual with a disability and need an accommodation during the application/hiring process, rest assured that Qualcomm is committed to providing an accessible process. You may e-mail disability- or call Qualcomm's toll-free number found here. Upon request, Qualcomm will provide reasonable accommodations to support individuals with disabilities to be able participate in the hiring process. Qualcomm is also committed to making our workplace accessible for individuals with disabilities. (Keep in mind that this email address is used to provide reasonable accommodations for individuals with disabilities. We will not respond here to requests for updates on applications or resume inquiries).To all Staffing and Recruiting Agencies: Our Careers Site is only for individuals seeking a job at Qualcomm. Staffing and recruiting agencies and individuals being represented by an agency are not authorized to use this site or to submit profiles, applications or resumes, and any such submissions will be considered unsolicited. Qualcomm does not accept unsolicited resumes or applications from agencies. Please do not forward resumes to our jobs alias, Qualcomm employees or any other company location. Qualcomm is not responsible for any fees related to unsolicited resumes/applications.EEO Employer: Qualcomm is an equal opportunity employer; all qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or any other protected classification.Qualcomm expects its employees to abide by all applicable policies and procedures, including but not limited to security and other requirements regarding protection of Company confidential information and other confidential and/or proprietary information, to the extent those requirements are permissible under applicable law.Pay range and Other Compensation & Benefits: $115, $173,400.00The above pay scale reflects the broad, minimum to maximum, pay scale for this job code for the location for which it has been posted. Even more importantly, please note that salary is only one component of total compensation at Qualcomm. We also offer a competitive annual discretionary bonus program and opportunity for annual RSU grants (employees on sales-incentive plans are not eligible for our annual bonus). In addition, our highly competitive benefits package is designed to support your success at work, at home, and at play. Your recruiter will be happy to discuss all that Qualcomm has to offer – and you can review more details about our US benefits at this link.If you would like more information about this role, please contact Qualcomm Careers.
-
San Diego, California, United States Qualcomm Full time $140,000 - $210,000Company:Qualcomm Technologies, Inc.Job Area:Engineering Group, Engineering Group > ASICS EngineeringGeneral Summary:Applicants selected will be subject to a government security investigation and must meet eligibility requirements for access to classified information.** Must be a U.S. citizen and eligible to receive a U.S. Government security clearance **We...
-
Wireless SoC Design Engineer
7 days ago
San Diego, California, United States Apple Full timeCome and join Apple's growing wireless silicon development team. Our wireless SoC organization is responsible for all aspects of wireless silicon development, emphasizing highly energy-efficient design and new technologies that transform the user experience at the product level. All of this is driven by a world-class vertically integrated engineering team...
-
Sr. Technical Program Manager, ASIC
5 days ago
San Diego, California, United States Amazon Full time $133,900 - $231,400Amazon LEO is an initiative to increase global broadband access through a constellation of 3,236 satellites in low Earth orbit (LEO). Its mission is to bring fast, affordable broadband to unserved and underserved communities around the world. Amazon LEO will help close the digital divide by delivering fast, affordable broadband to a wide range of customers,...
-
ASIC Design Verification Engineer
2 weeks ago
San Diego, California, United States Qualcomm Full timeCompanyQualcomm Technologies, Inc.Job AreaEngineering Group, Engineering Group > ASICS EngineeringGeneral SummaryAs a leading technology innovator, Qualcomm pushes the boundaries to enable next generation experiences and drives digital transformation to help create a smarter, connected future for all. As a Qualcomm Design Verification Hardware Engineer, you...
-
ASIC Engineer, Leo Manufacturing
2 weeks ago
San Diego, California, United States Amazon Full timeNOTE: By applying to this position, your application will be considered for all Application-Specific Integrated Circuit roles at all locations we hire for in the United States including but not limited to: Greater Seattle Area (Seattle, Bellevue, Redmond), Greater Bay Area (San Francisco, Sunnyvale, Santa Clara), Greater DMV (DC, MD, VA), Austin (TX), New...
-
Design Engineer
1 week ago
San Jose, California, United States Infobahn Softworld Inc Full timeJob Title: Senior ASIC/RTL Design EngineerWork Location: San Jose, CATop Skills: RTL coding, TCL coding, Python coding, understanding of different CAD tools (synthesis, lint, CDC, RDC, PrimeTime).EXPERIENCE AND EDUCATION:SoC Design.Knowledge AND hand-on experience from industry ASIC design flow including RTL coding, IP Integration, debugging/verification,...
-
ASIC Design Engineer Intern
1 day ago
San Jose, California, United States SK hynix memory solutions America Inc. Full timeAbout the CompanyAt SK Hynix Memory Solution,we're at the forefront of semiconductor innovation, developing advanced memory solutions that power everything from smartphones to data centers. As a global leader in DRAM and NAND flash technologies, we drive the evolution of advancing mobile technology, empowering cloud computing, and pioneering future...
-
ASIC/SoC Design Verification Engineer
7 days ago
San Jose, California, United States TetraMem INC Full timeResponsibilities:Collaborate with design engineers and architects to define, document and implement detailed test plans for the SoC design verificationBuild and maintain infrastructure/environment for automation verification of SoC architecture, function and performanceDevelop reusable testbench, constrained-random/directed test cases, and verification...
-
Design Implementation Engineer
2 weeks ago
San Jose, California, United States Broadcom Full time $120,000 - $192,000Please Note:1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)2. If you already have a Candidate Account, please Sign-In before you apply.Job Description:Candidate would be required to work on Design Implementation activities related to complex digital and mixed signal IP...
-
ASIC Intern
1 week ago
San Jose, California, United States Etched Full timeASIC InternLocation: San Jose, CATeam: Hardware Engineering (ASIC)About EtchedEtched is building the world's first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatically lower cost and latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video...