Senior RTL Design Engineer

6 days ago


Palo Alto, CA, United States Mythic Full time

Job Description Job Description We're hiring experienced RTL Design Engineers to play a key role in designing and implementing the components that will bring our next-generation AI processors to life. About Us: Mythic is building the future of AI computing with breakthrough analog technology that delivers 100× the performance of traditional digital systems at the same power and cost. This unlocks bigger, more capable models and faster, more responsive applications - whether in edge devices like drones, robotics, and sensors, or in cloud and data center environments. Our technology powers everything from large language models and CNNs to advanced signal processing, and is engineered to operate from -40 C to 125 C, making it ideal for industrial, automotive, aerospace, and defense. We've raised over $100M from world-class investors including Softbank, Threshold Ventures, Lux Capital, and DCVC, and secured multi-million-dollar customer contracts across multiple markets. The salary range for this position is $120,000-$225,000 annually. Actual compensation depends on experience, skills, qualifications, and location. RTL Design at Mythic: At Mythic, our RTL design team is at the heart of transforming our custom digital dataflow architecture into working silicon. This architecture incorporates a novel scheduling subsystem, high-performance interconnect fabric, and advanced DMA engines. Together with our Analog Compute Engines, these critical technologies enable unprecedented efficiency for modern AI workloads. RTL engineers take ownership of microarchitecture and RTL implementation, designing high-performance, low-power logic that drives our breakthrough AI hardware. The team works closely with architecture, custom analog IP, compiler, verification, emulation, and post-silicon groups to ensure every component integrates seamlessly into the full system. Because today's AI workloads push the limits of performance, memory, and efficiency, our RTL engineers apply both creativity and rigor to deliver designs that meet aggressive PPA (performance, power, area) goals while ensuring correctness. We welcome engineers at all levels who are excited to tackle challenging design problems and play a key role in building the next generation of AI compute hardware. Responsibilities Design and implement RTL for Mythic's next-generation AI processor. Contribute to the development of a novel digital dataflow architecture, including a sophisticated scheduling subsystem, high-performance interconnect fabric, and advanced DMA engines. Develop and optimize high-performance, low-power components such as datapaths, controllers, memory subsystems, and interconnects. Collaborate with architects and verification engineers to define microarchitecture and ensure functional correctness. Drive timing closure by working closely with synthesis and physical design teams. Participate in design reviews and contribute to improving RTL coding practices and methodologies. Requirements Bachelor's, Master's, or Ph.D. degree in Electrical Engineering, Computer Engineering, or Computer Science. 8 years of industry experience in RTL design, microarchitecture, and architecture development. Solid understanding of computer architecture fundamentals (pipelines, caches, coherence, memory hierarchies). Hands-on experience with one or more of the following subsystems: scheduling fabrics, high-performance interconnects, DMA engines, memory controllers, or datapath/control logic. Proficiency in Verilog/SystemVerilog and industry-standard RTL coding guidelines. Familiarity with timing constraints, physical design considerations, and EDA flows. Hands-on experience with simulation, synthesis, linting, and static timing analysis tools. Strong problem-solving and communication skills with ability to work in cross-functional teams. Preferred Qualifications Familiarity with network-on-chip (NoC) architectures. Expertise in low-power design techniques (clock gating, power gating, multi-voltage domains). Experience with timing closure in advanced technology nodes and collaboration with physical design teams. Strong skills in performance modeling and trade-off analysis (PPA optimization). Hands-on experience with emulation/FPGA prototyping for early RTL validation. Familiarity with AI, DSP, or other parallel compute architectures. Strong scripting ability (Python or similar) for design automation and productivity. At Mythic, we foster a collaborative and respectful environment where people can do their best work. We hire smart, capable individuals, provide the tools and support they need, and trust them to deliver. Our team brings a wide range of experiences and perspectives, which we see as a strength in solving hard problems together. We value professionalism, creativity, and integrity, and strive to make Mythic a place where every employee feels they belong and can contribute meaningfully.



  • Palo Alto, CA, United States Tesla Full time

    What to Expect Tesla's AI hardware team is seeking a highly motivated ASIC RTL Design Engineer with a specialization in the mathematical and computational aspects of custom AI accelerators. You will focus on designing high-performance, power-efficient RTL for math-intensive components that power our AI training and inference systems. This role emphasizes...


  • Palo Alto, CA, United States Tesla Full time

    What to Expect Tesla's AI hardware team is seeking a highly motivated ASIC RTL Design Engineer with a specialization in the mathematical and computational aspects of custom AI accelerators. You will focus on designing high-performance, power-efficient RTL for math-intensive components that power our AI training and inference systems. This role emphasizes...


  • Palo Alto, CA, United States Tesla Full time

    What to Expect Tesla's AI hardware team is seeking a highly motivated ASIC RTL Design Engineer with a specialization in the mathematical and computational aspects of custom AI accelerators. You will focus on designing high-performance, power-efficient RTL for math-intensive components that power our AI training and inference systems. This role emphasizes...


  • Palo Alto, CA, United States Tesla Full time

    What to Expect Tesla's AI hardware team is seeking a highly motivated ASIC RTL Design Engineer with a specialization in the mathematical and computational aspects of custom AI accelerators. You will focus on designing high-performance, power-efficient RTL for math-intensive components that power our AI training and inference systems. This role emphasizes...


  • Palo Alto, CA, United States Tesla Full time

    What to Expect The Tesla AI Hardware team is looking for an ASIC RTL Design Engineer specializing in interconnect and memory systems to drive the development of next-generation AI accelerators. In this role, you will focus on the critical data path elements of custom ASICs, including Network on Chip (NoC) architectures, DMA engines, memory controllers,...


  • Palo Alto, CA, United States Tesla Full time

    What to Expect The Tesla AI Hardware team is looking for an ASIC RTL Design Engineer specializing in interconnect and memory systems to drive the development of next-generation AI accelerators. In this role, you will focus on the critical data path elements of custom ASICs, including Network on Chip (NoC) architectures, DMA engines, memory controllers,...


  • Palo Alto, CA, United States psiquantum Full time

    PsiQuantum's mission is to build the first useful quantum computers-machines capable of delivering the breakthroughs the field has long promised. Since our founding in 2016, our singular focus has been to build and deploy million-qubit, fault-tolerant quantum systems. Quantum computers harness the laws of quantum mechanics to solve problems that even the...


  • Palo Alto, CA, United States PsiQuantum Full time

    PsiQuantum's mission is to build the first useful quantum computers-machines capable of delivering the breakthroughs the field has long promised. Since our founding in 2016, our singular focus has been to build and deploy million-qubit, fault-tolerant quantum systems. Quantum computers harness the laws of quantum mechanics to solve problems that even the...


  • Palo Alto, CA, United States Bayone Full time

    Job Title: Senior Mechanical Design Engineer- Electronic Test Automation This role is 100% onsite at the location on the req Schedule: 8-5/ 9-6 (with flex depending on business needs; 1 hour non-billable lunch; typically 40 hours per week with some potential OT depending on business needs) Top Skills/Responsibilities: Experience with electronics...


  • Palo Alto, CA, United States Belcan Full time

    Job Description Job Title: Senior Mechanical Design Engineer Pay rate: $53.63 - $70.93/hr. Location: Palo Alto, CA Zip Code: 94304 Duration: 6 Months Start Date: Right Away Keywords: #MechanicalDesignEngineerJobs; #PaloAltojobs; JOB DESCRIPTION This role will design mechanical test systems for vehicle electronics. You"ll work on developing mechanical...