Design Verification Engineer
4 days ago
Summary:
Reality Labs focuses on delivering Meta's vision through AI-first devices that leverage our wearable technologies. The compute performance and power efficiency requirements require custom silicon. We are driving the state-of-the-art forward with highly integrated SoCs that leverage breakthrough work in computer vision, machine learning, mixed reality, graphics, displays, sensors, and new ways to map the human body. Our chips will enable Meta's Wearable devices that blend our real and virtual worlds throughout the day. We believe the only way to achieve our goals is to look at the entire stack, from transistors, through architecture, firmware, and algorithms.
Required Skills:
Design Verification Engineer Responsibilities:
-
Define and implement verification plans, and build test benches for block, IP, sub-system, and SoC level verification
-
Develop functional tests based on verification test plan
-
Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage
-
Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality
-
Debug, root-cause and resolve functional failures in the design, partnering with the Design team
Minimum Qualifications:
Minimum Qualifications:
-
Currently has, or is in the process of obtaining a Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience. Degree must be completed prior to joining Meta
-
2+ years of hands-on experience in SystemVerilog/UVM methodology or C/C++ based verification
-
2+ years experience in block/IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies
-
Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments
Preferred Qualifications:
Preferred Qualifications:
-
Experience with revision control systems like Mercurial(Hg), Git or SVN
-
Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle
-
Experience in development of Universal Verification Methodology (UVM) based verification environments from scratch
-
Experience verifying ARM/RISC-V based sub-systems and SoCs
-
Experience verifying CPU/GPU designs
-
Experience in one or more of the following areas: SystemVerilog Assertions (SVA), Formal, and Emulation
-
Track record of 'first-pass success' in Application-Specific Integrated Circuit (ASIC) development cycle
Public Compensation:
$114,000/year to $172,000/year + bonus + equity + benefits
Industry: Internet
Equal Opportunity:
Meta is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender, gender identity, gender expression, transgender status, sexual stereotypes, age, status as a protected veteran, status as an individual with a disability, or other applicable legally protected characteristics. We also consider qualified applicants with criminal histories, consistent with applicable federal, state and local law. Meta participates in the E-Verify program in certain locations, as required by law. Please note that Meta may leverage artificial intelligence and machine learning technologies in connection with applications for employment.
Meta is committed to providing reasonable accommodations for candidates with disabilities in our recruiting process. If you need any assistance or accommodations due to a disability, please let us know at accommodations-ext@fb.com.
-
Design Verification Engineer
15 hours ago
Austin, TX, United States Correct Designs Full timeDesign Verification Engineer Looking for new challenges? Would you like the variety of a contract position along with long term stability and benefits? Correct Designs can give it all to you. Correct Designs is currently seeking talented Verification Engineers with prior System Verilog UVM experience to work with our major clients both in Austin, TX, and...
-
Design Verification Engineer
14 hours ago
Austin, TX, United States Advanced Micro Devices , Inc. Full timeWHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences-from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create...
-
Design Verification Engineer
14 hours ago
Austin, TX, United States Cirrus Logic Full timeFor over four decades, Cirrus Logic has been propelled by the top engineers in mixed-signal processing. Our rockstar team thrives on solving complex challenges with innovative end-user solutions for the world's top consumer brands. Cirrus Logic is also known for its award-winning culture, which was built on a foundation of inclusion and fairness, meaningful...
-
Design Verification Engineer
14 hours ago
Austin, TX, United States Qualcomm Full timeCompany: Qualcomm Technologies, Inc. Job Area: Engineering Group, Engineering Group > DSP Architecture and Design General Summary: Bring your verification skills to a fast-moving, high-value team within Qualcomm. Qualcomm's Hexagon DSP AI team has a hardware Design Verification position available now. We are looking for a self-driven person with a strong...
-
ASIC Engineer, Design Verification
2 weeks ago
Austin, TX, United States META Full timeSummary: Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a agile team working with the best in the industry, focused on...
-
ASIC Engineer, Design Verification
4 days ago
Austin, TX, United States META Full timeSummary: Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a agile team working with the best in the industry, focused on...
-
ASIC Engineer, Design Verification
1 week ago
Austin, TX, United States META Full timeSummary: Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a agile team working with the best in the industry, focused on...
-
Senior Design Verification Engineer
14 hours ago
Austin, TX, United States Cirrus Logic Full timeFor over four decades, Cirrus Logic has been propelled by the top engineers in mixed-signal processing. Our rockstar team thrives on solving complex challenges with innovative end-user solutions for the world's top consumer brands. Cirrus Logic is also known for its award-winning culture, which was built on a foundation of inclusion and fairness, meaningful...
-
Design Verification Engineer
23 hours ago
Austin, TX, United States Apple Full timeRole Number: 200578746-0157 Summary Does making the next great technology product excite you? Imagine what you could do here. At Apple, our new ideas have a way of becoming great products, services, and customer experiences very quickly. We bring passion and dedication to our job and when you are a part of that team there's no telling what you could...
-
Design Verification Engineer
2 weeks ago
Austin, TX, United States Correct Designs Full timeDesign Verification Engineer Looking for new challenges? Would you like the variety of a contract position along with long term stability and benefits? Correct Designs can give it all to you. Correct Designs is currently seeking talented Verification Engineers with prior System Verilog UVM experience to work with our major clients both in Austin, TX, and...