Senior Design Verification Engineer

1 week ago


San Jose, United States Altera Full time

Altera .Senior Design Verification Engineer page is loaded## Senior Design Verification Engineerlocations: San Jose, California, United Statestime type: Full timeposted on: Posted 30+ Days Agojob requisition id: R01405# **Job Details:**### ## **Job Description:**Altera is responsible for High-Speed Protocol IP development, which includes participating in high-level product specifications, logic/RTL design and implementation, RTL verification, IP FPGA validation and debugging. As Lead DV Engineer focusing on IP Verification & Validation, you will be responsible for carrying out design validation for Altera next generation IP's across the Altera FPGA IP product portfolios. The charter of IP verification & validation team is to verify and validate the IP for robust functionality from functional simulation. The verification and validation areas encompass IP's for high-speed transceiver protocols (Preferred – Ethernet/PCIe/CXL).* Create comprehensive verification and validation plan based on IP/FPGA architecture specifications and carry out all the IP validation tasks. The plan encompasses functional, system level and hardware verification and validation perspectives.* Developing IP/subsystem/system level testbench, create tests, and necessary coverage goals based on specification to verify the implementation. Writing directed and random test cases, debugging failures, filing and closing bugs.* Review verification and validation results against the coverage goals. Writing, analyzing and achieving coverage metrics.* Work with cross-functional teams and prepare/support IP functional validation tests for IP bring-up on actual FPGA development kits.* Creating and establishing IP subsystem/solution validation coverage strategy and standardized framework, drive system test design implementation and overall IP system validation on HW, maximizing FPGA hardware capability to bring substantial improvement to IP quality & usability for Altera FPGA IP product portfolios.* Developing verification and validation tools and flows, as needed.* Apply advanced techniques to achieve verification and validation with the highest quality, productivity, and time-to-market.**Salary Range**The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.$142.6k - $206.5k USD#LI-CG1### ## **Qualifications:****Minimum Qualifications:*** BS/MS in Electrical Engineering, Computer Engineering or a closely related field of study and 9+ years of industry experience.* 9+ years of experience developing verification collateral in Verilog, System Verilog and UVM* 7+ years with Ethernet/PCIe/CXL protocol verification is required* 7+ years in UVM Fluency is a must* 7+ years of complex coverage driven random constraint UVM environments* 7+ years of experience with High level Specification into test plan and developing tests cases* 7+ years of experience of debugging skills to narrow down and isolate issue between RTL design and testbench or test case is required* Good communication skills### ## **Job Type:**Regular### ## **Shift:**Shift 1 (United States of America)### ## **Primary Location:**San Jose, California, United States### ## **Additional Locations:**### ## **Posting Statement:**All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
#J-18808-Ljbffr



  • San Jose, CA, United States Cadence Design Systems Full time

    At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology. At Cadence, we hire and develop innovators and leaders who want to make an impact on the world of technology. We offer amazing opportunities to grow, no matter where you are in your career. The ideal candidate will be energetic, innovative and...


  • San Jose, CA, United States Cadence Design Systems Full time

    At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology. At Cadence, we hire and develop innovators and leaders who want to make an impact on the world of technology. We offer amazing opportunities to grow, no matter where you are in your career. The ideal candidate will be energetic, innovative and...


  • San Jose, CA, United States Cadence Design Systems Full time

    At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology. At Cadence, we hire and develop innovators and leaders who want to make an impact on the world of technology. We offer amazing opportunities to grow, no matter where you are in your career. The ideal candidate will be energetic, innovative and...


  • San Jose, United States Cadence Design Systems Full time

    A global electronic design automation company is seeking a Senior IC Design Verification Application Engineer in California. This role involves providing technical support for market-leading verification platforms, developing customer-specific verification requirements, and collaborating with R&D to ensure successful design wins. Candidates need a degree in...


  • San Francisco, CA, United States Eximietas Design Full time

    Eximietas Design is a leading technology consulting and solutions development firm specializing in VLSI, Cloud Computing, Cyber Security, and AI/ML. Our engineering leadership team brings decades of experience from top-tier semiconductor and technology companies. With a deep commitment to innovation and excellence, we deliver cuttingedge solutions that help...


  • San Jose, United States Microsoft Full time

    Join to apply for the Senior Verification Engineer role at Microsoft Microsoft Azure is building the fastest network in public cloud. We are seeking candidates who can span the stack from hardware to systems to applications, turning ideas into production systems at a rapid pace. Join us as a Senior Verification Engineer to build the world's fastest public...


  • San Jose, United States Mirafra Technologies Full time

    Job Requirements are as below:Architect block and full-chip verification environments using HVLs and constrained random techniques for SOCs with embedded CPUs and mixed signal interfaces. Requires UVM, System Verilog, SVA ○ Develop test plans and coverage metrics from specifications and write block and chip-level tests in C,SV,UVM ○ Debug RTL and Gate...


  • San Jose, United States Mirafra Technologies Full time

    Job Requirements are as below:Architect block and full-chip verification environments using HVLs and constrained random techniques for SOCs with embedded CPUs and mixed signal interfaces. Requires UVM, System Verilog, SVA ○ Develop test plans and coverage metrics from specifications and write block and chip-level tests in C,SV,UVM ○ Debug RTL and Gate...


  • San Jose, CA, United States Ethernovia, Inc. Full time

    About Ethernovia, Inc. Ethernovia is fundamentally changing how cars of the future are built by unifying in-vehicle networks into an end-to-end Ethernet system. Founded in 2018, we're inventing the future of automobile's communication! We are transforming automobiles' communication network to enable the autonomous driving, electrical vehicle (EV) and...


  • San Jose, CA, United States Ethernovia, Inc. Full time

    About Ethernovia, Inc. Ethernovia is fundamentally changing how cars of the future are built by unifying in-vehicle networks into an end-to-end Ethernet system. Founded in 2018, we're inventing the future of automobile's communication! We are transforming automobiles' communication network to enable the autonomous driving, electrical vehicle (EV) and...